A Simple 5-stage 32-bit pipelined processor with Harvard architecture and a RISC-like instruction set architecture.
-
Updated
Jan 17, 2022 - VHDL
A Simple 5-stage 32-bit pipelined processor with Harvard architecture and a RISC-like instruction set architecture.
Implementation of Harvard Architecture Processor using VHDL
A multi-cycle CPU which supports 54 Mips instructions
A 32-bit single cycle RISC CPU based on Harvard architecture with no cache or pipeline, by having very simple and reduced instruction set it can be used for educational purpose.
This is an in-class project for Logic Design. VHDL was used to develop an harvard architecture microcomputer on the DE10 Lite FPGA board.
A VHDL design of a simple custom processor, designed as a project for the Structure of Computer Systems class // 3rd year, 1st semester @ TUCN
Add a description, image, and links to the harvard-architecture-processor topic page so that developers can more easily learn about it.
To associate your repository with the harvard-architecture-processor topic, visit your repo's landing page and select "manage topics."